

Data sheet acquired from Harris Semiconductor SCHS102C – Revised October 2003

# CD40147B Types

# 10-Line to 4-Line BCD Priority Encoder

#### High-Voltage Types (20-Volt Rating)

The CD40147B CMOS encoder features priority encoding of the inputs to ensure that only the highest-order data line is encoded. Ten data input lines (0-9) are encoded to four-line (8, 4, 2, 1) BCD. The highest priority line is line 9. All four output lines are logic 1 (V<sub>SS</sub>) when all input lines are logic 0. All inputs and outputs are buffered, and each output can drive one TTL low-power Schottky load. The CD40147B is functionally similar to the TTL54/74147 if pin 15 is tied low

The CD40147B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

FUNCTIONAL GATING

#### Features:

- Encodes 10-line to 4-line BCD
- Active low inputs and outputs
- Standardized, symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- = 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13A, "Standard Specifications for Description of 'B' ' Series CMOS Devices"
- Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Noise margin (full package-temperature

rancal =

1 V at V<sub>DD</sub> = 5 V

2 V at V<sub>DD</sub> = 10 V

2.5 V at VDD = 15 V

#### Applications:

- Keyboard encoding
- 10-line to BCD encoding
- Range selection

92CM - 30956



#### RECOMMENDED OPERATING CONDITIONS

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following range:

| CHARACTERISTIC                                                                | LIN  | UNITS |        |
|-------------------------------------------------------------------------------|------|-------|--------|
| 311111111111111111111111111111111111111                                       | Min. | Max.  | Olviis |
| Supply Voltage Range (For T <sub>A</sub> = Full Package<br>Temperature Range) | 3    | 18    | v      |

#### TRUTH TABLE (Negative Logic)

|     | INPUTS |   |   |   |   |   |   |     |   |   |   |   | OUTPUTS |   |  |  |  |
|-----|--------|---|---|---|---|---|---|-----|---|---|---|---|---------|---|--|--|--|
| Į   | 0      | 1 | 2 | 3 | 4 | 5 | 6 | 7   | 8 | 9 | D | С | В       | Α |  |  |  |
|     | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 1 | 1 | 1       | 1 |  |  |  |
| )B  | 1      | 0 | 0 | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0       | 0 |  |  |  |
|     | X      | 1 | 0 | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0       | 1 |  |  |  |
| . 1 | X      | Х | 1 | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 1       | 0 |  |  |  |
| ) ( | X      | X | X | 1 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 1       | 1 |  |  |  |
|     | X      | X | Х | × | 1 | 0 | 0 | 0   | 0 | 0 | 0 | 1 | 0       | 0 |  |  |  |
| 90  | X      | X | X | Х | × | 1 | 0 | 0   | 0 | 0 | 0 | 1 | 0       | 1 |  |  |  |
| - 1 | Х      | Х | × | X | X | X | 1 | . 0 | 0 | 0 | 0 | 1 | 1       | 0 |  |  |  |
|     | Х      | х | Х | Х | х | х | х | 1   | 0 | 0 | 0 | 1 | 1       | 1 |  |  |  |
| İ   | Х      | Х | х | х | X | х | Х | Х   | 1 | 0 | 1 | 0 | 0       | 0 |  |  |  |
|     | ×      | Х | Х | Х | Х | Х | Х | Х   | Х | 1 | 1 | 0 | 0       | 1 |  |  |  |

\* INPUTS PROTECTED BY COS/MOS PROTECTION NETWORK

Fig. 1 - CD40147B logic diagram.

0 = High Level

1 = Low Level

X = Don't Care



Fig. 2 — Typical output low (sink) current characteristics.



Fig. 3 — Minimum output low (sink) current characteristics.



Fig. 4 — Typical output high (source) current characteristics.

Copyright © 2003, Texas Instruments Incorporated

#### CD40147B Types

| MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, (VDD)   |
|----------------------------------------------------------------------------|
| Voltages referenced to V <sub>SS</sub> Terminal)0.5V to +20V               |
| INPUT VOLTAGE RANGE, ALL INPUTS                                            |
| DC INPUT CURRENT, ANY ONE INPUT                                            |
| POWER DISSIPATION PER PACKAGE (PD):                                        |
| For T <sub>A</sub> = -55°C to +100°C                                       |
| For T <sub>A</sub> = +100°C to +125°C Derate Linearity at 12mW/°C to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                   |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) 100mW          |
| OPERATING-TEMPERATURE RANGE (Ta)550C to +1250C                             |
| STORAGE TEMPERATURE RANGE (Tstg)65°C to +150°C                             |
| LEAD TEMPERATURE (DURING SOLDĚRING):                                       |
| At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s max |

# 

Fig. 5 — Minimum output high (source) current characteristics:

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARAC-                               | CONE           | OITIO | IS              | LI    | MITS AT | r indic/ | MPER/ | MPERATURES (°C) |                   |          |     |
|---------------------------------------|----------------|-------|-----------------|-------|---------|----------|-------|-----------------|-------------------|----------|-----|
| TERISTIC                              | V <sub>o</sub> | VIN   | V <sub>DO</sub> |       |         |          |       |                 | +25               |          | T   |
|                                       | (V)            | (V)   | (V)             | -55   | -40     | +85      | +125  | Min.            | Тур.              | Max.     | 1   |
| Quiescent                             | _              | 0,5   | 5               | 5     | 5       | 150      | 150   | _               | 0.04              | 5        |     |
| Device                                |                | 0,10  | 10              | 10    | 10      | 300      | 300   |                 | 0.04              | 10       | 1.  |
| Current, IDD                          |                | 0,15  | 15              | 20    | 20      | 600      | 600   | -               | 0.04              | 20       | μA  |
| Max.                                  | _              | 0,20  | 20              | 100   | 100     | 3000     | 3000  | _               | 0.08              | 100      | 1   |
| Output Low                            | 0.4            | 0,5   | 5               | 0.64  | 0.61    | 0.42     | 0.36  | 0.51            | . 1               | T —      |     |
| (Sink)<br>Current                     | 0.5            | 0,10  | 10              | 1.6   | 1.5.    | 1.1      | 0.9   | 1.3             | 2.6               | <u> </u> | 1   |
| I <sub>o∟</sub> Min.                  | 1.5            | 0,15  | 15              | 4.2   | 4       | 2.8      | 2.4   | 3.4             | 6.8               |          | 1   |
| Output                                | 4.6            | 0,5   | 5               | -0.64 | -0.61   | -0.42    | -0.36 | -0.51           | -1                | T -      | mA  |
| (Source) 🔩 🕟                          | 2.5            | 0,5   | - 5             | -2    | -1.8    | -1.3     | -1.15 | -1.6            | -3.2              | <b>—</b> | 1   |
| Current,                              | 9.5            | 0,10  | 10              | -1.6  | -1.5    | -1.1     | -0.9  | -1.3            | -2.6              | 1        | 1   |
| I <sub>он</sub> Min.                  | 13.5           | 0,15  | 15              | -4.2  | -4      | -2.8     | -2.4  | -3.4            | -6.8              |          | 1   |
| Output Voltage:                       |                | 0,5   | 5               |       | 0.0     | 05       |       | l –             | 0                 | 0.05     |     |
| Low-Level,                            |                | 0,10  | 10              |       | 0.0     | )5       |       | `               | 0                 | 0.05     | -   |
| V <sub>o∟</sub> Max.                  | -              | 0,15  | 15              |       | 0.0     | 05       |       | _               | 0                 | 0.05     |     |
| Output Voltage:                       |                | 0,5   | 5               |       | 4.9     | 95       |       | 4.95            | 5                 | <b>—</b> | ] " |
| High-Level,                           |                | 0,10  | 10              |       | 9.9     | 95       |       | 9.95            | 10                |          |     |
| V <sub>он</sub> Min.                  | +              | 0,15  | 15              |       | 14.     | 95       |       | 14.95           | 15                | T -      |     |
| Input Low                             | 0.5,4.5        |       | 5               |       | 1.      | 5        |       | T -             | _                 | 1.5      | 1   |
| Voltage,                              | 1,9            | _     | 10              |       | 3       | 3        |       | _               |                   | 3        |     |
| V <sub>IL</sub> Max.                  | 1.5,13.5       | L-    | 15              |       | 4       | ļ.       |       | _               | _                 | 4        |     |
| Input High                            | 0.5,4.5        | _     | 5               |       | 3.      | 5        |       | 3.5             | _                 | _        | V   |
| Voltage,                              | 1,9            |       | 10              |       | 7       |          |       | 7               |                   | -        |     |
| V <sub>ін</sub> Min.                  | 1.5,13.5       |       | 15              |       | 1       | 1        |       | 11              |                   | _        |     |
| Input Current<br>I <sub>IN</sub> Max. |                | 0,18  | 18              | ±0.1  | ±0.1    | ±1       | ±1    | _               | ±10 <sup>-6</sup> | ±0.1     | μA  |



Fig. 6 - Typical transition time as a function of load capacitance.



Fig. 7 — Propagation delay time as a function of load capacitance.



Fig. 8 — Typical dynamic power dissipation as a function of input frequency.

#### CD40147B Types

## DYNAMIC ELECTRICAL CHARACTERISTICS at T\_A = 25°C, Input t\_r, t\_f = 20 ns, C\_L = 50 pF, R\_L = 200 k $\Omega$

| CHARACTERISTIC                                       | TEST CONDITIONS  | LIMITS<br>ALL TYPES    |      |      | UNITS |  |
|------------------------------------------------------|------------------|------------------------|------|------|-------|--|
|                                                      |                  | V <sub>DD</sub><br>(V) | Тур. | Max. | [     |  |
| Propagation Delay Time,                              |                  | 5                      | 450  | 900  |       |  |
| tPLH, tPHL                                           |                  | 10                     | 200  | 400  | ns    |  |
| In-Phase Output                                      | Any input to any | 15                     | 150  | 300  |       |  |
|                                                      | output           | 5                      | 425  | 850  |       |  |
| Out-of-Phase Output                                  |                  | 10                     | 175  | 350  | ns    |  |
|                                                      |                  | 15                     | 125  | 250  |       |  |
|                                                      |                  | 5                      | 100  | 200  |       |  |
| Transition Time, t <sub>THL</sub> , t <sub>TLH</sub> |                  | 10                     | 50   | 100  | ns    |  |
|                                                      |                  | 15                     | 40   | 80   |       |  |
| Input Capacitance, C <sub>1</sub>                    | Any Input        |                        | 5    | 7.5  | pF    |  |



Fig. 9 — Dynamic power dissipation test circuit.



Fig. 10 — Quiescent device current test circuit.



Fig. 11 - Input voltage test circuit.



Fig. 12 - Input current test circuit.

9205-30957

CD40147B TERMINAL ASSIGNMENT



Dimensions and pad layout for CD40147BH



#### PACKAGE OPTION ADDENDUM

24-Aug-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | •   | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|-----|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| CD40147BE        | ACTIVE | PDIP         | N       | 16   | 25  | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -55 to 125   | CD40147BE      | Samples |
| CD40147BEE4      | ACTIVE | PDIP         | N       | 16   | 25  | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -55 to 125   | CD40147BE      | Samples |
| CD40147BM        | ACTIVE | SOIC         | D       | 16   | 40  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD40147BM      | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, Tl Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



#### PACKAGE OPTION ADDENDUM

24-Aug-2014

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### N (R-PDIP-T\*\*)

#### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



### D (R-PDSO-G16)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>